# NANO LETTERS

# On-Chip Inductors with Self-Rolled-Up SiN<sub>x</sub> Nanomembrane Tubes: A Novel Design Platform for Extreme Miniaturization

Wen Huang,<sup>†,‡</sup> Xin Yu,<sup>†</sup> Paul Froeter,<sup>†</sup> Ruimin Xu,<sup>‡</sup> Placid Ferreira,<sup>§</sup> and Xiuling Li<sup>\*,†</sup>

<sup>†</sup>Department of Electrical and Computer Engineering, Micro and Nanotechnology Laboratory, University of Illinois, Urbana, Illinois 61801, United States

 $^{
m \pm}$ EHF Key Laboratory of Fundamental Science, University of Electronic Science and Technology of China, Chengdu, Sichuan 611731, China

<sup>8</sup>Department of Mechanical Science and Engineering, University of Illinois, Urbana, Illinois 61801, United States

Supporting Information

ABSTRACT: Inductors are essential components of radio frequency integrated circuits (RFICs). While the active devices in RF systems downscale steadily, inductors have not been able to keep up with the pace of continual miniaturization because of the trade-off between size and performance as well as fabrication complexity. Strain-induced self-rolled-up nanotechnology allows the formation of three-dimensional (3D) architectures, such as multiple-turn spiral tubes, through planar processing. Here, we report on using 3D SiN<sub>x</sub> tubular structures with accompanying prepatterned metal layers, as a novel on-chip tube inductor design platform. We found, by an equivalent lumped circuit and electromagnetic modeling, that the 3D metal spiral structure has the ability to significantly better



confine magnetic field compared to conventional planar spiral on-chip inductors. More than 100× reduction in footprint can be realized using this platform while achieving excellent electrical performance, including large inductance, high quality (Q) factor, and high self-resonance frequency  $(f_0)$ .

**KEYWORDS:** self-rolled-up, nanomembrane, on-chip inductor, SiN<sub>x</sub> tube

n-chip inductors have widespread applications in radio frequency integrated circuits (RFICs). Planar spiral inductor is the most commonly used on-chip inductor in current RFIC designs due to its easy fabrication with standard CMOS processes, which, at the same time, limits the design of on-chip inductors to be on a two-dimensional (2D) wafer surface.<sup>1</sup> Therefore, conventional planar spiral inductors have to utilize self-and mutual electromagnetic coupling of long parallel wires to achieve high inductance. A 10 nH, a planar spiral inductor usually takes up to  $\sim 400 \times 400 \ \mu m^2$  on-wafer area with typical maximum quality (Q) factor of  $\sim 6$  at frequency lower than 3 GHz and self-resonance frequency of ~10 GHz.<sup>2</sup> The large footprint introduces significant parasitic coupling capacitance and ohmic loss from the substrate, which are the two main reasons for low Q factor and resonance frequency of planar spiral inductor.<sup>3</sup>

Efforts have been made for a long time to shrink the size and maintain or improve the performance of the on-chip planar spiral inductors. Among them, stacked planar spiral inductors were reported to occupy an area about 16% of that of conventional ones at a similar value of inductance.<sup>4,5</sup> Suspended MEMS spiral inductors with a Q factor as high as 20 at a frequency over 10 GHz were demonstrated.<sup>6,7</sup> Three dimensional (3D) microcoil inductors, with tunable inductance independent of their base dimensions, were shown to have a Q factor as high as 17 through metal deformation driven by thermal stress.<sup>8</sup> Intel corporation achieved high *Q* factors (>20)

using planar inductors with footprint compatible with the 32 nm and beyond System on Chip (SoC) platform, but had to resort to a very thick low-resistivity top metal layer  $(4-7 \ \mu m)$ . All of these approaches only addressed some aspects of the outstanding issues with planar spiral inductors. This is because the 2D design limitation essentially leads to the trade-off of key characteristics of inductors, including on-wafer footprint, inductance, Q factor, resonance frequency, as well as fabrication cost and manufacturability.

Strain-induced self-rolled-up micro- and nanotubes are formed spontaneously when strained planar membranes deform driven by energy relaxation.<sup>10–14</sup> The strained membrane normally consists of an oppositely strained bilayer. Upon releasing from the substrate by etching away a sacrificial interlayer, the opposite force from each of the bilayers generates a net momentum, driving the planar membrane to scroll up and continue to roll into a tubular spiral structure. When putting metal strips on the strained bilayer, the metal thin film itself can also provide additional tensile residual stress to help the rolling.<sup>15</sup> Experimentally, thin films deposited by different methods or under different conditions have adjustable residual stresses in a wide range from 478 to -775.6 MPa for

Received: September 11, 2012 Revised: November 15, 2012 Published: November 21, 2012

#### **Nano Letters**

 $SiN_x$  and from >1000 MPa to < -1000 MPa for metal thin films on  $SiO_2$ .<sup>16,17</sup> By carefully designing the residual stress mismatch in each layer, it is possible to generate a large enough driving force to overcome resistance and continue rolling over a long enough distance to roll into as many turns as needed. As long as the thin membrane is strained and can be released from its mechanical support, self-rolled-up 3D architectures will form spontaneously with simply planar processing, as has been demonstrated for compound and elemental semiconductor material systems as well metal and dielectric materials including  $\mathrm{SiN}_{x}^{18,19}$  The curvature of self-rolled-up tubes is determined by the thickness and inversely proportional to the net strain in the membrane. The typical wall thickness of a rolled-up dielectric tube is  $\sim 10-100$  nm, which yields a tube diameter of  $\sim 1-10$  $\mu$ m. The number of turns can be controlled by predefining the size and shape of the membranes before rolling up. Diverse applications have been proposed theoretically and some have been demonstrated experimentally, including III-V quantum dot microtube lasers,<sup>12</sup> metamaterials based on arrays of gold/ GaAs tubes,<sup>20</sup> optical tube resonators integrated with SOI waveguides,<sup>21</sup> and biological sensors using microtube resonators.<sup>22</sup> Recently, a metal  $(Ti/Cr)/insulator(Al_2O_3)/metal-$ (Ti/Cr) tube capacitor structure has been demonstrated experimentally for ultracompact energy storage. These tube capacitors are almost 2 orders of magnitude smaller than their planar counterparts.<sup>23</sup>

Here, we present an on-chip inductor design involving 3D multiple-turn metal spiral structures formed based on the selfrolled-up nanotechnology introduced above. As shown in Figure 1a, a square wave like patterned metal thin film layer was deposited on a strained SiN<sub>x</sub> nanomembrane. By etching away the sacrificial layer, as shown in Figure 1b, metal strips will be rolled up together with the strained SiN<sub>x</sub> nanomembrane to form 3D multiple-turn spirals. Each metal strip along the rolling direction, defined by its width  $w_s$  and length  $l_{s}$ , is called an inductor cell. All cells are connected in series by the connection lines, defined with its width  $w_c$ , and length  $l_c$  (the separation distance between cells). The patterned metal thin film layer is intended to be made as thick and smooth as possible to reduce the thin film resistivity but not too thick to stop the rolling process. Obviously, a standalone  $SiN_x$  nanomembrane inductor requires an even number of cells because its feedlines should be located on the same side. However, single-cell structure can be used together with other serially connected tube-based passive components. These rolled-up SiN<sub>x</sub> nanomembrane inductors can further be transfer-printed and rearranged at will on wafers with predesigned RFICs.<sup>24,25</sup>

When AC current flows in and out the feedlines, time varying electromagnetic field will be triggered. Because the  $SiN_x$ thickness  $t_{SiN}$  (typically ~40 nm) is very small compared to the tube radius  $R_1$  (typically 0.5–5  $\mu$ m), the radius change of each turn of the spiral structure is negligible. Therefore, the spiral structure can be treated electrically as multilayer closed concentric cylinders as illustrated in Figure 2a.  $R_1$  is the inner radius,  $N_t$  is the number of turns,  $t_{SiNx}$  is the thickness of SiN<sub>x</sub> membrane, and  $t_{\rm m}$  is the thickness of metal thin film. Notice that the current flow directions in any adjacent cells are opposite, which introduces a cancellation mutual inductance M to each cell. Here we assume M is negligible when the coupling coefficient (M/L) of adjacent cells, where L is the self inductance, is less than 1%. However, the separation distance  $l_c$  needed to meet this requirement depends on the cell structure. For example, adjacent cells with more turns share

Letter



**Figure 1.** Schematic diagrams of the rolled-up  $SiN_x$  nanomembrane inductor structure, with structure parameters labeled. (a) Planar pattern of conduction strips before rolling up, with current flow direction indicated by the arrows. (b) Rolled-up conduction strips in a  $SiN_x$  multiturn nanomembrane spiral, with the membrane releasing mechanism and rolling direction indicated.

stronger magnetic flux density, therefore require larger  $l_c$  to reduce the mutual inductance M and vice versa. Notice that the shared magnetic flux density is inversely proportional to the cubic order of  $l_c$  (see Supporting Information eq S8), which means the coupling can be quickly reduced by separating adjacent cells further if there are more turns. Inevitable parasitic capacitances are produced by the coupling of conduction layers in the spiral,  $C_{c}$ , and by the substrate capacitance,  $C_{s}$ , respectively. When the conduction layers are made of metal, such as silver, copper, gold, or aluminum, the depth of penetration by skin effect at high frequency is much greater than the metal thickness.<sup>2,26</sup> This means that the RF mutual resistance between the metal thin film layers introduced by the eddy current effect is negligible and the ohmic loss is only caused by DC resistance R.<sup>2</sup> Also, the substrate loss induced by the substrate eddy current is not significant because of the small on-wafer footprint and the fact that the electromagnetic field is mostly confined in the cells not in the substrate (unlike the planar inductor). The lumped circuit model for two adjacent cells can then be built as shown in Figure 2c, and a number of (N) identical spiral cells connected in series is shown in Figure 2d (the magnetic coupling between any nonadjacent cells is ignored due to long separation distance). The parasitic connection line inductance  $L_c$  is negligible because we chose  $l_s \gg l_c$ . This lumped circuit model can be seen as a two-port  $\pi$ type admittance network. The effective inductance  $L_{e_{total}}$ , Q factor  $Q_{total}$ , and self-resonance frequency  $f_0$  can be then derived from the admittance matrix Y as follows:<sup>2,27</sup>



Figure 2. Lumped circuit physical model of rolled-up tube inductor. (a) Schematic showing the geometric definition using concentric cylinder assumption, (b) lumped circuit model for two adjacent cylindrical cells connected in series, (c) lumped circuit model for several (N) cylindrical cells connected in series, (d) magnetic coupling between any cylinder in adjacent cells.

$$L_{e_{total}} = \frac{\mathrm{Im}\left(-\frac{1}{Y_{12}}\right)}{\omega} \\ = \frac{\mathrm{Im}\left(\frac{1}{Y_{i}}\right)}{\omega} \\ = \frac{N_{c}\{L' - C_{c}[R^{2} + \omega^{2}(L')^{2}]\}}{1 + \omega^{2}C_{c}^{2}[R^{2} + \omega^{2}(L')^{2}] - 2\omega^{2}C_{c}L'}$$
(1)

$$Q_{\text{total}} = \left| \frac{\text{Im}(Y_{11})}{\text{Re}(Y_{11})} \right|$$
$$= \left| \frac{\text{Im}(Y_{p} + Y_{s})}{\text{Re}(Y_{p} + Y_{s})} \right|$$
$$= \frac{\omega L' - (C_{c} + N_{c}^{2}C_{s})[R^{2} + \omega^{2}(L')^{2}]I}{R}$$
(2)

$$f_0 = \frac{1}{2\pi} \sqrt{\frac{1}{(C_c + N_c^2 C_s)L'} - \frac{R^2}{(L')^2}}$$
(3)

where  $L' = L - 2((1 - N_c^{-1})M, N_c$  is the number of cells, and L is the self-inductance of each cell (see Supporting Information for detailed derivations).

To simplify the calculation of M and L and obtain accurate expressions of them that can be embedded in a circuit level simulator, the magnetic flux density B(l) in each slice of a single layer cylinder (red slice in Figure 2d) is assumed to be uniform radially, but its value is dependent on the cylinder position and its inner radius. Then the mutual inductance  $M_{ij}$  between any two cylinders in adjacent cells (the *i*th cylinder in one cell and the *j*th cylinder in another cell as illustrated in Figure 2d) can be calculated by  $M_{ij} = (\pi \mu_0 R_i^2)/(4t_m w_s^2)D_{ej}$ , where  $R_i = R_1 + (i - 1) t_{SiN}$ ,  $i = 1,2,3..., \mu_0$  is the permeability of air and  $D_{ej}$  denotes the geometric characteristic dimension (GCD) of the *j*th singlelayer cylinder (see Supporting Information for detailed derivations). If  $l_c$  is set to be less than zero  $(l_c < 0)$  mathematically, it means that the two different turns Figure 2d physically overlap so that the beginning of the smaller turn is on the "negative" side of the end of the larger turn. When  $l_c = -w_{s'}$  the *i*th and *j*th single layer cylinders is equivalent to two different turns in one cell, and the self-inductance  $L_{self}$  of the *i*th single layer cylinders in one cell can be expressed as  $L_{self\_tt} = M_{ij}|_{i=j,l_c=-w_s'} L_{mutual\_ij} = M_{ijl\neq j,l_c=-w_s'}$  respectively. The total inductance L of multilayer concentric cylinders can then be expressed by the sum of all  $L_{self\_ii}$  and  $L_{mutual\_ij}$   $i = 1,2,3...N_v$   $j = 1,2,3...N_v$  if  $l_c > 0$ .

Because the distance between the metal layers of each turn is very small ( $\Delta R \sim 40$  nm), the adjacent metal layers are not equipotential under high frequency operation and therefore the crosstalk capacitance cannot be neglected.<sup>1,17</sup> We use the sum of all overlap capacitances in the equivalent structure to represent the crosstalk distribution capacitance  $C_c$  =  $(2\pi\epsilon_{SiN}w_s)/(\ln[1 + (t_{SiN}(N_t - 1))/(R_1)])$ , which can be approximated, similar to that of coaxial capacitor. Substrate parasitic capacitance C<sub>s</sub> of one cell is approximately proportional to the projection area on the substrate by the metal spirals and connection lines.  $C_s$  can be estimated by  $1/2\{2w_s[R_1$ +  $N_t t_m$  +  $(N_t - 1)t_{SiN}$ ] +  $w_c l_c C_{Sub}$ . The factor two in the denominator accounts for the fact that the substrate parasitic capacitance is assumed to be distributed equally at the two ends of the inductor. C<sub>sub</sub> is the capacitance per unit area of the silicon substrate, which is a function of the substrate doping. In our calculation and simulation, the resistivity of the silicon substrate is assumed to be 10  $\Omega$ ·cm and the corresponding  $C_{
m sub}$ is  $1.6 \times 10^{-3}$  fF/ $\mu$ m<sup>2.2</sup> As discussed before, the resistance of a cell is calculated by DC resistance formula  $R \approx \rho l_s / w_s t$  without eddy current effect, where  $\rho$  is the resistivity of the metal thin film. However, the resistivity value of a certain metal thin film depends on several fabrication and environment factors, including the thickness, the mean square root surface roughness, and the operating temperature when current passes through it. We first used the resistivity values of bulk metal material, including silver (1.59  $\mu\Omega \cdot cm$ ), copper (1.72  $\mu\Omega \cdot cm$ ), gold (2.44  $\mu\Omega \cdot cm$ ), and aluminum (2.82  $\mu\Omega \cdot cm$ ), to give the best theoretical performance of the tube inductor. The effect of metal thin film properties and structural characteristics on the inductor electrical performance, especially the Q factor, was then analyzed.

The lumped circuit physical model developed above allows us to evaluate a comprehensive set of tube structural parameters on the inductor performance quickly. The accuracy of the model was confirmed using the commercial software high frequency structure simulator (HFSS) (see Supporting Information). Shown in parts a and b of Figure 3 are the



**Figure 3.** Self-rolled-up  $\text{SiN}_x$  nanomembrane inductor performance as a function of number of turns and number of connected cells. (a) Effective inductance  $L_{\text{e_total}}$  vs operating frequency. (b) Corresponding Q factor vs operating frequency. The metal strip is assumed to be 100 nm thick, 15  $\mu$ m wide Ag. The inner diameter of the rolled-up tube is assumed to be 3  $\mu$ m (with 40 nm thick  $\text{SiN}_x$ ), and the separation distance between each cell is 15  $\mu$ m.

effect of number of turns (rotations in the self-rolled-up tube) and number of lateral unit cells on the total effective inductance  $L_{e\_total}$  and Q factor as a function of operating frequency. It can be seen that large inductance values  $L_{e\_total}$  can be obtained by increasing the number of turns in each cell or connecting more cells in series. The designs with fewer cells have better Q factor and smaller footprint but lower self-resonance frequency due to larger parasitic capacitance  $C_c$  from serially connected cells in the spiral.

In contrast to planar spiral inductors, the Q factor and selfresonance frequency still remain high when connecting more cells in the self-rolled-up 3D spiral structures because of their weak dependence on the number of cells  $N_c$  due to extremely small substrate capacitance  $C_s$  (implied from eqs 2 and 3). Extreme reduction of footprint can be realized while maintaining or enhancing the performance. For example, a design consisting of a 45-turn 2-cell tube inductor with 3  $\mu$ m inner diameter, 15  $\mu$ m cell separation distance, 40 nm thick SiN<sub>x</sub> membrane, 15  $\mu$ m wide, and 100 nm thick silver line will have a total effective inductance of 10 nH, maximum Q factor of 21 at 15 GHz, self-resonance frequency at 25 GHz, and 45  $\times$ 16  $\mu$ m<sup>2</sup> occupied wafer area, This footprint is 0.45% of that of a conventional planar spiral inductor (typical values:  $400 \times 400$  $\mu$ m<sup>2</sup>, 8 nH inductance, maximum Q factor is 6 at 3 GHz).<sup>28</sup> For single cell design, 56-turn inductor with otherwise the same structure parameters as the 2-cell design above is required to reach 10 nH. Remarkably, this design has a maximum Q factor of over 23 at 11 GHz and occupies only  $15 \times 19 \ \mu m^2$  wafer area, which is about 0.1% of that of conventional planar spiral inductors.

For a nanomembrane inductor with a certain number of cells and turns, the dimension and fabrication quality of the dielectric (e.g.  $SiN_x$ ) membrane and metal thin film can affect the inductor's performance. It was reported that a deposition thickness as large as 300 nm was needed to reach acceptable sheet resistivity (~2  $\mu\Omega$ ·cm) for Ag thin film,<sup>29</sup> which will lead to large rolled-up tube diameter and may even stop the selfrolling process. On the other hand, low resistivity Ag-W thin film was reported to exhibit a sheet resistivity  $\sim 4 \ \mu \Omega \cdot \text{cm}$  with  $\sim 100 \text{ nm}$  thickness,<sup>30–32</sup> which is an acceptable thickness for rolling experimentally. Parts a and b of Figure 4 show the calculated Q factor and total effective inductance  $L_{e \text{ total}}$ respectively, for various sheet resistivity values. Clearly, high resistivity directly leads to reduction of the Q factor, while it does not change the inductance much until the frequency reaches about 25 GHz. Because the Q factor is determined by the total DC sheet resistance R of metal thin film strips, when the metal thickness and sheet resistivity are fixed, the value of Rcan be reduced by increasing the width  $w_s$  of strip. However, as shown in Figure 4c, the wider the width  $w_s$  is, the smaller the total effective inductance  $L_{e total}$  becomes. The reduction of  $L_{\rm e \ total}$  indicates weaker magnetic energy storage ability, which consequently results in only a small increase of Q factor as shown in Figure 4d. In addition, although inductance is mainly affected by the inductor size and structure, large resistivity of the metal thin film can also have a noticeable negative impact on it due to significant ohmic loss. For example, when the resistivity of the metal thin film is 30  $\mu\Omega$ ·cm instead of 4  $\mu\Omega$ ·cm for the same device in Figure 4a, the maximum Q factor will be lower than 1 and the inductance will drop by 10%. All of the above analysis underlines the importance of optimizing the thin film metal resistivity to realize the full potential of the rolled-up tube inductor platform.

In conclusion, we have presented a novel design platform for on-chip inductors based on strain-induced self-rolled-up nanotechnology, which produces 3D architectures through simply planar processing. Its 3D spiral architecture contributes directly to better confining the magnetic field and therefore enhancing the magnetic energy storage ability to obtain high inductance with dramatically smaller footprint and reduced substrate parasitic capacitance. Preliminary experimental data on prototype tube inductor with a few turns show measured



**Figure 4.** SiN<sub>x</sub> nanomembrane inductor performances, Q factor  $Q_{\text{total}}$  (a,d), and total effective inductance  $L_{\text{e total}}$  (c,d) as a function of metal sheet resistivity  $\rho$  (a,b) and metal strip width  $w_{\text{s}}$  (c,d) for a 45-turn 2-cell inductor operating in a frequency range of  $\overline{1}$ -25 GHz. The tube inner diameter is set to be 3  $\mu$ m, and the separation distance between the two cells is 15  $\mu$ m. The metal strip thickness is 100 nm for all cases. The metal strip widths for (a) and (b) are 15  $\mu$ m, and the sheet resistivity for (c) and (d) is 4.0  $\mu$ Ω·cm (Ag–W thin film).

inductance consistent with designed values, and experimental development toward the ideal structures is underway and will be reported separately. In addition to inductors, rolled-up tubebased capacitors and resistors can also be fabricated by this technology and integrated together with the rolled-up tube inductors for a super miniaturized passive RFIC platform.

# ASSOCIATED CONTENT

## **Supporting Information**

Derivation of effective inductance, *Q* factor, and self-resonance frequency of tube inductors. Derivation of self inductance, mutual inductance, and parasitic capacitances of 3D multiturn spiral structures. Verification of the developed lumped circuit physical model by HFSS simulation. This material is available free of charge via the Internet at http://pubs.acs.org.

# AUTHOR INFORMATION

#### **Corresponding Author**

\*Phone: +1 (217)265-6354. Fax: +1(217)244-6375. E-mail: xiuling@illinois.edu.

#### Author Contributions

The idea in this manuscript was first proposed by Xiuling Li and Placid Ferreira. Modeling and simulation were performed by Wen Huang and Xin Yu. Discussions and analysis were done by all authors and the manuscript was mainly written by Wen Huang, Xiuling Li, and Xin Yu. All authors have given approval to the final version of the manuscript.

#### Notes

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

X. Li acknowledges the support of NSF Career award no. ECCS 07–47178 and the Office of Naval Research Young Investigator Program Award N000141110634 for the development of the rolled-up microtube platform and helpful discussions with M. Bohr and C. W. Qiu. The authors are also indebted to Prof. Qiu for help on the TOC figure.

## REFERENCES

(1) Nguyen, N. M.; Meyer, R. G. IEEE J. Solid-State Circuits 1990, 25, 1028–1031.

- (2) Yue, C. P.; Wong, S. S. IEEE Trans. Electron Devices 2000, 47, 560-568.
- (3) Park, M.; Lee, S.; Kim, C. S.; Yu, H. K.; Nam, K. S. *IEEE Trans. Electron Devices* **1998**, *45*, 1953–1959.
- (4) Tang, C.-C.; Wu, C.-H.; Liu, S.-I. *IEEE J. Solid-State Circuits* **2002**, 37, 471–480.
- (5) Zolfaghari, A.; Member, S.; Chan, A.; Member, S.; Razavi, B. *IEEE J. Solid-State Circuits* **2001**, *36*, 620–628.

(6) Jiang, H. J. H.; Wang, Y. W. Y.; Yeh, J. L. A.; Tien, N. C. *IEEE Tran. Microwave Theory Tech.* **2000**, *48*, 2415–2423.

(7) Wang, T.-P.; Wang, H. In 36th European Microwave Conference, Manchester, UK, September 10–15, 2006, pp 56–59.

(8) Mohamed Ali, M. S.; Bycraft, B.; Schlosser, C.; Assadsangabi, B.; Takahata, K. *Micro Nano Letters* **2011**, *6*, 1016–1018.

(9) Jan, C.-H.; Agostinelli, M.; Buehler, M.; Chen, Z.-P.; Choi, S.-J.; Curello, G.; Deshpande, H.; Gannavaram, S.; Hafez, W.; Jalan, U.; Kang, M.; Kolar, P.; Komeyli, K.; Landau, B.; Lake, A.; Lazo, N.; Lee, S.-H.; Leo, T.; Lin, J.; Lindert, N.; Ma, S.; McGill, L.; Meining, C.; Paliwal, A.; Park, J.; Phoa, K.; Post, I.; Pradhan, N.; Prince, M.; Rahman, A.; Rizk, J.; Rockford, L.; Sacks, G.; Schmitz, A.; Tashiro, H.; Tsai, C.; Vandervoorn, P.; Xu, J.; Yang, L.; Yeh, J.-Y.; Yip, J.; Zhang, K.; Zhang, Y.; Bai, P. IEEE International Electron Devices Meeting (IEDM), Baltimore, MD, December 7–10, 2009, pp 1–4.

- (10) Li, X. J. Phys. D: Appl. Phys. **2008**, 41, 193001.
- (11) Li, X. Adv. Opt. Photonics **2011**, *3*, 366–387.
- (12) Li, F.; Mi, Z.; Vicknesh, S. Opt. Lett. 2009, 34, 2915-2917.

(13) Huang, M.; Boone, C.; Roberts, M.; Savage, D. E.; Lagally, M. G.; Shaji, N.; Qin, H.; Blick, R.; Nairn, J. A.; Liu, F. *Adv. Mater.* **2005**, *17*, 2860–2864.

(14) Huang, G.; Mei, Y.; Thurmer, D. J.; Coric, E.; Schmidt, O. G. Lab Chip **2009**, *9*, 263.

(15) Müller, C.; Bufon, C. C. B.; Makarov, D.; Fernandez-Outon, L. E.; Macedo, W. A. A.; Schmidt, O. G.; Mosca, D. H. *Nanoscale* **2012**, *4*, 7155–7160.

(16) Xu, X.; Zhou, D.; He, Q.; Jiang, Y.; Fan, T.; Huang, L.; Ao, T.; He, S. *Appl. Phys. A: Mater. Sci. Process.* **2012**, DOI: 10.1007/s00339-012-7301-z.

(17) Parvizian, M.; Rahimi-Ashtari, F.; Goodarzi, A.; Sabrloui, B.; Sabaghzade, J.; Zabihi, M. S. *Appl. Surf. Sci.* **2012**, *260*, 77–79.

(18) Prinz, V. Y.; Seleznev, V.; Gutakovsky, A.; Chehovskiy, A.; Preobrazhenskii, V.; Putyato, M.; Gavrilova, T. *Phys. E* **2000**, *6*, 828–831.

(19) Harazim, S. M.; Xi, W.; Schmidt, C. K.; Sanchez, S.; Schmidt, O. G. J. Mater. Chem. **2012**, 22, 2878.

(20) Rottler, A.; Harland, M.; Bröll, M.; Schwaiger, S.; Stickler, D.; Stemmann, A.; Heyn, C.; Heitmann, D.; Mendach, S. *Appl. Phys. Lett.* **2012**. *100*, 151104-1–151104-4.

(21) Tian, Z.; Veerasubramanian, V.; Bianucci, P.; Mukherjee, S.; Mi, Z.; Kirk, A. G.; Plant, D. V. *Opt. Express* **2011**, *19*, 12164–12171.

(22) Smith, E. J.; Schulze, S.; Kiravittaya, S.; Mei, Y.; Sanchez, S.; Schmidt, O. G. *Nano Lett.* **2011**, *11*, 4037–4042.

(23) Bof Bufon, C. C.; Cojal González, J. D.; Thurmer, D. J.; Grimm, D.; Bauer, M.; Schmidt, O. G. *Nano Lett.* **2010**, *10*, 2506–2510.

(24) Chang, T. H.; Suh, H. S.; Mikael, S.; Seo, J. H.; Nealey, P. F.; Ma, Z. In Nanotechnology 2012: Advanced Materials, CNTs, Particles, Films and Composites, 2012 NSTI Nanotechnology Conference and Expo, NSTI-Nanotech 2012, Santa Clara, CA, June 18-21, 2012, pp 154–156.

(25) Pang, L.; Seo, H.-C.; Kim, K. K. Appl. Phys. Lett. 2012, 101, 063113.

(26) Wheeler, H. A. Proc. IRE 1942, 30, 412-424.

(27) Yue, C. P.; Ryu, C.; Lau, J.; Lee, T. H.; Wong, S. S. In IEDM '96, International Electron Devices Meeting, San FranciscoDecember 8–11, 1996, pp 155–158.

(28) Wiemer, L.; Jansen, R. H. Electron. Lett. 1987, 23, 344-346.

(29) Logeeswaran, V. J.; Kobayashi, N. P.; Islam, M. S.; Wu, W.; Chaturvedi, P.; Fang, N. X.; Wang, S. Y.; Williams, R. S. *Nano Lett.* **2009**, *9*, 178–182.

(30) Bogush, V.; Inberg, A.; Croitoru, N.; Dubin, V.; Shacham-Diamand, Y. In Materials for Advanced Metallization 2003, Brussels, March 9-12, 2003, Microelectronic Engineering ; Elsevier: La Londe Les Maures, France, 2003; Vol. 70, pp 489–494.

(31) Shacham-Diamand, Y.; Inberg, A.; Sverdlov, Y.; Croitoru, N. J. *Electrochem. Soc.* **2000**, *147*, 3345–3349.

(32) Inberg, A.; Bogush, V.; Croitoru, N.; Dubin, V.; Shacham-Diamand, Y. J. Electrochem. Soc. 2003, 150, C285-C291.